Location:
Search - aes_core.tar
Search list
Description: AES的Verilog实现,用于加密的算法硬件实现!
Platform: |
Size: 69700 |
Author: 刘志刚 |
Hits:
Description: AES高级加密算法的verilog语言实现。同时附有AES协议的pdf文档,和此代码的测试程序,可作为一个IP核直接使用,可减少开发人员的设计时间。-AES Advanced Encryption Algorithm Verilog language. While the agreement with AES pdf documents, and that this code of the test procedure can be used as an IP core direct use, developers can reduce design time.
Platform: |
Size: 79872 |
Author: |
Hits:
Description: Verilog实现AES加密算法
密码模块作为安全保密系统的重要组成部分,其核心任务就是加密数据。分组密码算法AES以其高效率、低开销、实现简单等特点目前被广泛应用于密码模块的研制中。密码模块一般被设计成外接在主机串口或并口的一个硬件设备或是一块插卡,具有速度快,低时延的特点。而从整体发展趋势来看,嵌入式密码模块由于灵活,适用于多种用户终端、通信设备和武器平台,将会得到更加广泛的应用-AES encryption algorithm realize Verilog module password security system as an important part of its core mission is to encrypt the data. AES block cipher algorithm for its high efficiency, low overhead, simple features such as the current password is widely used in research and development modules. Password modules are generally designed to host external serial or parallel port of a hardware device or a card with a high speed, low latency characteristics. From the overall development trend, the embedded code module as a result of flexible and applicable to many user terminals, communications equipment and weapons platforms, will be more widely applied
Platform: |
Size: 79872 |
Author: yuansuchun |
Hits:
Description: AES的Verilog实现,用于加密的算法硬件实现!-AES realize the Verilog for hardware implementation of encryption algorithms!
Platform: |
Size: 69632 |
Author: 刘志刚 |
Hits:
Description: 基于fpga的AES高速实现,介绍了算法实现的过程,仿真结果。-FPGA-based high-speed realization of the AES, introduced the process of algorithm, the simulation results.
Platform: |
Size: 1415168 |
Author: 王旺 |
Hits:
Description: 基于FPGA平台的256为AES加密IP核-FPGA-based platform for the AES encryption IP core 256
Platform: |
Size: 133120 |
Author: weipingzhang |
Hits: