- Category:
- SCM
- Tags:
-
[C/C++]
[源码]
- File Size:
- 40kb
- Update:
- 2014-12-05
- Downloads:
- 0 Times
- Uploaded by:
- suyu
Description: 74HC595 is a silicon CMOS device structure, compatible with low-voltage TTL circuits, to comply with JEDEC standards. 74HC595 is an 8-bit shift register and a memory, tri-state output. Shift register and the memory clock, respectively. At the rising edge SHcp (shift register clock input) is input to the shift register at the rising edge STcp (memory clock input) is input to storage register. If the two clocks together, the shift register is always earlier than the storage register a pulse. There is a serial shift register shift input (Ds), and a serial output (Q7 ), and a low-level asynchronous reset, there is a parallel storage register of eight, with three-state bus output, when when OE is enabled (low), the data storage register is output to the bus.
To Search:
File list (Check if you may need any files):
74hc595\74hc595
.......\74hc595.build_log.htm
.......\74hc595.c
.......\74hc595.hex
.......\74hc595.lnp
.......\74hc595.LST
.......\74hc595.M51
.......\74hc595.OBJ
.......\74hc595.opt.bak
.......\74hc595.plg
.......\74hc595.Uv2.bak
.......\74hc595.uvgui.suyu
.......\74hc595.uvgui_suyu.bak
.......\74hc595.uvopt
.......\74hc595.uvproj
.......\74hc595_Opt.Bak
.......\74hc595_Uv2.Bak
.......\stc12.h
.......\stc15.h
74hc595