Introduction - If you have any usage issues, please Google them yourself
Abstract:Low.density parity·check code(LDPC code)is a kind of linear eror·correcting code nearest to Shannon Limit.For LDPC
cod e,the computational overhead for direct encoding operations is large,as the complexity of encod ing is the square of the length of
codeword.Hence,this paper reduces the complexity of coding by using effective parity—check matrix,and realizes the encoding device
for LDPC code by use of large·scale integrated circuits.The effective encoding process based on FPGA with Verilog HDL language is
implemented on ISE 8.2 software platform ,providing a feasible basis for hardware implementation an d practical application of LDPC
code.