Description: This example sets up the PLL in x10/2 mode, divides SYSCLKOUT by six to reach a 25Mhz HSPCLK (assuming a 30Mhz XCLKIN). The
clock divider in the ADC is not used so that the ADC will see the 25Mhz on the HSPCLK. Interrupts are enabled and the EVA is setup to generate a periodic ADC SOC on SEQ1. Two channels are converted, ADCINA3 and ADCINA2.
- [backup9.4] - The typical low power msp430 microcontro
- [ADC] - lpc2478ADC.rar self-development board a/
File list (Check if you may need any files):
Example_281xAdcSoc.c
Example_281xAdcSoc.gel
Example_281xAdcSoc.pjt