Welcome![Sign In][Sign Up]
Location:
Search - UFM CPLD

Search list

[VHDL-FPGA-Verilogug_alt_ufm

Description: ALTERA公司的MAXⅡ系列CPLD的内部flash使用教程,内容很详细,图文并茂,英文版。-ALTERA s MAX Ⅱ series CPLD to use the internal flash tutorial is very detailed, with illustrations in English.
Platform: | Size: 848896 | Author: blur | Hits:

[OtherEPM240ZT100

Description: The MAX II CPLD has the following features: ■ Low-cost, low-power CPLD ■ Instant-on, non-volatile architecture ■ Standby current as low as 29 μA ■ Provides fast propagation delay and clock-to-output times ■ Provides four global clocks with two clocks available per logic array block (LAB) ■ UFM block up to 8 Kbits for non-volatile storage ■ MultiVolt core enabling external supply voltages to the device of either 3.3 V/2.5 V or 1.8 V ■ MultiVolt I/O interface supporting 3.3-V, 2.5-V, 1.8-V, and 1.5-V logic levels-The MAX® II family of instant-on, non-volatile CPLDs is based on a 0.18-μm, 6-layermetal- flash process, with densities from 240 to 2,210 logic elements (LEs) (128 to 2,210 equivalent macrocells) and non-volatile storage of 8 Kbits. MAX II devices offer high I/O counts, fast performance, and reliable fitting versus other CPLD architectures. Featuring MultiVolt core, a user flash memory (UFM) block, and enhanced in-system programmability (ISP), MAX II devices are designed to reduce cost and power while providing programmable solutions for applications such as bus bridging, I/O expansion, power-on reset (POR) and sequencing control, and device configuration control.
Platform: | Size: 612352 | Author: 王广龙 | Hits:

[Otheran489

Description: UFM with I2C MAX II CPLD Design Example
Platform: | Size: 114688 | Author: jan | Hits:

CodeBus www.codebus.net