Description: 乘法器是硬件设计中的很常见也很重要的一个模块,它的VHDL硬件实现很好的解决了软件编程中做乘法速度慢的问题,在实时高速系统应用中或DSP软核或数字信号处理硬件实现算法中,经常能使用到乘法器,所以经典的高速乘法器IP 很有参考价值-Multiplier is a common and important module in hardware designing.Its VHDL addresses the low speed of multiplication in software programming. Multiplier is often used in real-time high-speed system application , DSP soft core or hardware implementation of digital signal processing,so it is worthful to know classic high-speed multiplier IP Platform: |
Size: 309248 |
Author:czy |
Hits:
Description: 一种可以完成16位有符号/无符号二进制数乘法的乘法器。该乘法器采用了改进的Booth算法,简化了部分积的符号扩展,采用Wallace树和超前进位加法器来进一步提高电路的运算速度。本乘法器可以作为嵌入式CPU内核的乘法单元,整个设计用VHDL语言实现。-a 16 to be completed with symbols/unsigned multiplication of the number of binary multipliers. The multiplier used to improve the Booth algorithm, simplified some of the plot symbols expansion Wallace tree and used-ahead adder circuit to further enhance the computing speed. The multiplier can be used as embedded CPU cores multiplication modules, the entire design with VHDL. Platform: |
Size: 19456 |
Author:李鹏 |
Hits:
Description: vhdl语言编写的复数乘法运算器原代码,采用定点运算,并将复数乘法转为实数运算。-VHDL language in the plural multiplication with the original code using fixed-point computation. will the plural multiplication to real operations. Platform: |
Size: 1024 |
Author:susu |
Hits:
Description: 3X3矩阵乘法的VHDL程序实现!对初学者有很大的帮助!-3X3 matrix multiplication VHDL program! For beginners is a great help! Platform: |
Size: 4096 |
Author:温暖感 |
Hits:
Description: verilog程序,实现两个16bit数乘法,采用booth算法,基于状态机实现,分层次为datapath和controller两个子模块,testBench测试通过-verilog procedures, two 16bit multiplication, the algorithm used booth. Based on the state machine achieved at different levels for datapath controller and two sub-modules, testBench the test Platform: |
Size: 2048 |
Author: |
Hits:
Description: 用VHDL语言编写的三位二进制的乘法器,其原理是每位相乘后再错位相加-using VHDL prepared by the three binary multipliers, the principle is that each subsequent dislocation multiplication sum Platform: |
Size: 35840 |
Author:yanyuntao |
Hits:
Description: it is a 8 bit multiplication vhdl program.sorry ,my english is poor ,but my programmor is used.-it is a bit multiplication 8 vhdl program.s orry, my english is poor. but my programmor is used. Platform: |
Size: 8192 |
Author:songzhigang |
Hits:
Description: MIPS处理器VHDL代码,实现加法,减法乘除等运算,可综合,-MIPS processor VHDL code, realize adder, subtraction multiplication and division and other operations can be integrated, Platform: |
Size: 6144 |
Author:陈丰 |
Hits:
Description: 使用VHDL语言描述的单精度浮点处理器。源代码来自国外网站。可实现单精度浮点数的加减乘运算。-Described in VHDL language using single-precision floating-point processor. Web site source code from abroad. Can be achieved single precision floating point addition and subtraction, multiplication. Platform: |
Size: 16384 |
Author:WeimuMa |
Hits:
Description: 用VHDL编的简易CPU,可完成加减乘法移位等功能-Using VHDL made easy CPU, to be completed by addition and subtraction multiplication shift functions Platform: |
Size: 1703936 |
Author:刘超 |
Hits:
Description: 采用VERILOG 语言进行设计 实现32位浮点数乘法运算 结果已经验证过 放心使用-Verilog design language used to achieve 32-bit floating-point multiplication results have been verified ease of use Platform: |
Size: 1024 |
Author:NOVEI |
Hits:
Description: 自我实现的加法和四位数相乘的程序,很不错的,用于vhdl的编程-Self-realization of the four-digit addition and multiplication procedures, it is good for VHDL programming Platform: |
Size: 2048 |
Author:达达幽 |
Hits:
Description: 4位alu,包括加减乘除等运算功能,是可综合风格的,包括测试文件-4 alu, including computing functionality, such as addition and subtraction multiplication and division, is a comprehensive style, including the test file Platform: |
Size: 2048 |
Author:polozhang |
Hits:
Description: 好用的浮点乘法器,可完成32位IEEE格式的浮点乘法,经过仿真通过-Easy to use floating-point multiplier, to be completed by 32-bit IEEE format floating-point multiplication, through simulation through Platform: |
Size: 1024 |
Author:gulu |
Hits:
Description: 使用列表法,VHDL语言实现的基于多项式基的有限域乘法器,用于AES算法等对有限域乘法有要求的算法-The use of a list of law, VHDL language based polynomial-based finite field multiplier, for the AES algorithm, such as finite field multiplication algorithm has requested Platform: |
Size: 193536 |
Author:zxzx |
Hits:
Description: Wallace Tree Implementation in VHDL
WT is one of the fastest way to implement multiplication of numbers in hardware design.
(Optimized version)
Tested in Altera 3.5u board by MonteCristo (H.U.T) Platform: |
Size: 6144 |
Author:montecristo |
Hits:
Description: 计算器,可实现加减乘除运算并包含数码显示与输入部分。-Calculators, multiplication and division addition and subtraction operations can be realized and includes digital display and input section. Platform: |
Size: 9216 |
Author:寄尘 |
Hits: