Description: Enhanced version of the Serial Peripheral Interface available on Motorola s MC68HC11 family of CPUs.Enhancements include a wider supported operating frequency range, 4deep read and write fifos, and programmable transfer count dependent interrupt generation.
As with the SPI found in MC68HC11 processors the core features programmable clock phase [CPHA] and clock polarity [CPOL]. The core features an 8bit wishbone interface.
Very simple, very small.
- [alu] - 4bit ALU (arithmetic logic unit) design
- [SPItoVHDL] - VHDL language ah SPI bus controller. .
- [spi_slave] - SPI slave source code
- [baudgen_latest.tar] - Baud rate generator VHDL source code. Ap
- [SPI_TEST] - The Serial Peripheral Interface Bus or S
- [spi_tx] - On the serial communication (SPI) of the
File list (Check if you may need any files):
59564369simple_spi.tar