Welcome![Sign In][Sign Up]
Location:
Search - nand vhdl

Search list

[Other resourcevhdl-core-Kopie_von_mem32_vhd

Description: vhdl 模块对nand flash控制,实现了FPGA对NAND FLASH直接读写控制。
Platform: | Size: 4173 | Author: 骑士 | Hits:

[Embeded LinuxNAND FLASH VHDL

Description: nand flash的VHDL编程设计
Platform: | Size: 1587101 | Author: mxl2003305730@sina.com | Hits:

[OtherNAND_Controller_and_ECC_VHDL

Description: NAND Flash Controller & ECC VHDL Code-NAND Flash Controller
Platform: | Size: 22528 | Author: | Hits:

[Embeded-SCM Developxapp354_vhdl

Description: 用CPLD实现NAND FLASH接口的VHDL源码-Using CPLD realize NAND FLASH interface VHDL source code
Platform: | Size: 871424 | Author: xillinx | Hits:

[VHDL-FPGA-Verilogvhdl-core-Kopie_von_mem32_vhd

Description: vhdl 模块对nand flash控制,实现了FPGA对NAND FLASH直接读写控制。-VHDL module nand flash control, the FPGA to realize the direct read and write control NAND FLASH.
Platform: | Size: 4096 | Author: 骑士 | Hits:

[VHDL-FPGA-Veriloghdl

Description: 用Verilog语言编写的实现NAND Flash块的控制存取以及同步的FIFO的控制-Using Verilog languages realize NAND Flash block to control access as well as the synchronization FIFO control
Platform: | Size: 6144 | Author: 刘义春 | Hits:

[ARM-PowerPC-ColdFire-MIPSFLASHcontrollercode

Description: NAND FLASH控制器源代码(测试通过)-NAND FLASH controller source code (the test)
Platform: | Size: 2048 | Author: 王一 | Hits:

[ARM-PowerPC-ColdFire-MIPSnand_flash_ctl

Description: nand flash control logic
Platform: | Size: 4096 | Author: yinxuebing | Hits:

[VHDL-FPGA-VerilogECCgenAndLoc

Description: 基于xilinx ISE环境开发的VHDL的NAND flash ECC 实现,eccGen256Byte 文件夹为ECC 产生程序,EccErrLoc文件夹为ECC错误定位程序。-Xilinx ISE environment based on the development of VHDL the NAND flash ECC to achieve, eccGen256Byte folder produced for the ECC procedures, EccErrLoc folder location for the ECC error procedures.
Platform: | Size: 1504256 | Author: 卓智海 | Hits:

[Otherjmf602

Description: SATA接口SSD控制器介绍以及支持NAND FLASH列表,目前比较流行的低成本SSD方案.-SATA interface SSD controller and support for NAND FLASH, introduced a list of currently popular low-cost SSD program.
Platform: | Size: 247808 | Author: gxliu | Hits:

[VHDL-FPGA-VerilogNAND_Controller_and_ECC_VHDL

Description: 完整的控制nand读写的vhdl程序模块,包含了无缝连接的ecc校验程序,非常值得学习借鉴-NAND read and write complete control of the VHDL program modules, including the seamless connection of ecc checking procedures, very worthwhile to learn from
Platform: | Size: 22528 | Author: yangyu | Hits:

[VHDL-FPGA-VerilogNANDflash

Description: NAND型闪存接口程序 里面包含了datasheet以及测试程序 -NAND flash memory interface program
Platform: | Size: 846848 | Author: jiangyuhang | Hits:

[VHDL-FPGA-VerilogNANDFLASH

Description: 用VHDL开发的NANDFLASH的读写程序,给出 NANDFLASH的时序正确的读写-NANDFLASH developed using VHDL to read and write the procedures, timing NANDFLASH give the correct reading and writing
Platform: | Size: 31744 | Author: mxc | Hits:

[Driver Develop123456

Description: NAND型Flash在大容量存储回放系统中的应用-Flash
Platform: | Size: 53248 | Author: zhongjian | Hits:

[Otherverilog__nand

Description: verilog source code nand gate
Platform: | Size: 1024 | Author: hamsik yoo | Hits:

[VHDL-FPGA-VerilogFlashcontrollerxilinx

Description: Single power supply operation — Full voltage range: 2.7 to 3.6 volt read, erase, and program operations — Separate VCCQ for 5 volt I/O tolerance n Automated Program and Erase — Page program: 512 + 16 bytes — Block erase: 8 K + 256 bytes n Block architecture — 8 Kbyte blocks + 256 byte spare area (separately erasable, readable, and programmable) — 512 byte page + 16 byte spare area for ECC and other system overhead information n Fast read and program performance (typical values) — Read: < 7 μs initial, < 50 ns sequential — Program: 200 μs (full page program at 400 ns/byte) — Erase: < 2 ms/8 Kbyte block n Pinout and package — Industry Standard NAND compatible pinout with 8-bit I/O bus and control signals — TSOP-II 44/40 pin package (standard and reverse) with copper lead frame for higher reliability — 40-ball FBGA package provides higher reliability-Single power supply operation — Full voltage range: 2.7 to 3.6 volt read, erase, and program operations — Separate VCCQ for 5 volt I/O tolerance n Automated Program and Erase — Page program: 512+ 16 bytes — Block erase: 8 K+ 256 bytes n Block architecture — 8 Kbyte blocks+ 256 byte spare area (separately erasable, readable, and programmable) — 512 byte page+ 16 byte spare area for ECC and other system overhead information n Fast read and program performance (typical values) — Read: < 7 μs initial, < 50 ns sequential — Program: 200 μs (full page program at 400 ns/byte) — Erase: < 2 ms/8 Kbyte block n Pinout and package — Industry Standard NAND compatible pinout with 8-bit I/O bus and control signals — TSOP-II 44/40 pin package (standard and reverse) with copper lead frame for higher reliability — 40-ball FBGA package provides higher reliability
Platform: | Size: 847872 | Author: enyou | Hits:

[VHDL-FPGA-Verilog4NandFlash

Description: 基于verilog hdl 的Nand Flash控制代码-Verilog hdl-based control code of the Nand Flash
Platform: | Size: 2048 | Author: wxd | Hits:

[VHDL-FPGA-VerilogRS_5_3_GF256

Description: 用于NAND FLASH CONTROLLER 中的 ecc 各个模块VHDL代码-NAND FLASH CONTROLLER for ecc modules in VHDL code
Platform: | Size: 197632 | Author: 陈佳宜 | Hits:

[Embeded-SCM DevelopNAND_FLASH_simulation_model

Description:
Platform: | Size: 849920 | Author: andrew zhang | Hits:

[Embeded-SCM Developvlog_flash_20090712.tar

Description:
Platform: | Size: 6894592 | Author: andrew zhang | Hits:
« 12 3 »

CodeBus www.codebus.net