Description: 用Verilog语言编写的FPGA控制PWM的程序.利用码盘脉冲进行调速,进行过简单试验,可用.没有经过长期验证.做简单修改即可应用!-Using Verilog languages FPGA control PWM procedures. Using pulse code disk for governor, conducted a simple test that can be used. Not after a long-term verification. To do a simple modification to the application! Platform: |
Size: 1024 |
Author:温海龙 |
Hits:
Description: FPGA下PWM的Verilog 源码,含目标程序,可直接下载使用,可用在电机控制中-FPGA in Verilog source code under the PWM, including the target program, can be directly downloaded to use, can be used in motor control in Platform: |
Size: 867328 |
Author:huangyongbing |
Hits:
Description: sopc nios ii学习资料介绍niosii 开发自定义外设pwm的verilog源代码-Learning sopc nios ii information on the development of custom peripherals niosii the verilog source code pwm Platform: |
Size: 4096 |
Author:顾勇 |
Hits:
Description: pwm的占空比和死区时间可调的Verilog HDL程序设计和测试-duty cycle of pwm and adjustable dead time of the Verilog HDL design and testing procedures Platform: |
Size: 1024 |
Author:chenhaoran |
Hits:
Description: 用verilog 语言写的FPGA子程序,环境是quartus II 7.2 已经在EP1C6Q240上测试过,源码包含仿真文件和仿真结果,本程序可以直接嵌入做子程序使用。-FPGA with the verilog language written subroutines, the environment is quartus II 7.2 has been tested on EP1C6Q240, source code contains the simulation files and simulation results, this procedure can be embedded directly used to do routines. Platform: |
Size: 1163264 |
Author:黄家武 |
Hits:
Description: verilog代码。利用音频信号上采样8倍,然后对audio做pwm调制。-verilog code.upsample audio date 8 times and output pwm of audio. Platform: |
Size: 11264 |
Author:eastwall |
Hits:
Description: verilog 代码实现 直流电机PWM控制 内有整个完整工程 和modelsim仿真文件-verilog code for PWM DC motor control to achieve within the whole integrity of engineering and modelsim simulation files Platform: |
Size: 949248 |
Author:文一左 |
Hits:
Description: 基于FPGA的PWM的一小段代码!用VERILOG 写的,主要是控制一盏led灯的亮度问题-Based on FPGA PWM of small pieces of code! VERILOG with written, main is to control a lamp that led lamp brightness problem
Platform: |
Size: 3032064 |
Author:zhangyuguang |
Hits:
Description: 通过设置时钟实现脉冲宽度调制的verilog代码及测试(By setting the clock to achieve pulse width modulation of the Verilog code and test) Platform: |
Size: 155648 |
Author:老虎szjwl
|
Hits:
Description: 代码功能是实现脉冲信号的死区控制。根据输入脉冲实现10us的死区,避免IGBT直通。(The code function is to realize the dead zone control of the pulse signal. The dead zone of 10us is realized according to the input pulse, and the direct connection of IGBT is avoided.) Platform: |
Size: 1024 |
Author:FollowSky |
Hits: