Description: 一个用Verilog实现的数字跑表的程序
希望对你的设计有帮助-With the realization of a digital stopwatch Verilog process of design you would like to help Platform: |
Size: 1024 |
Author:YangPeng |
Hits:
Description: 用 Verilog HDL 设计一个多功能数字钟,包含以下主要功能:
1) 计时,时间以 24 小时制显示;
2) 校时;
3) 闹钟:设定闹钟时间,可利用 LED 闪烁作为闹钟提示;
4) 跑表:启动、停止;
5) 其他。-Using Verilog HDL design a multi-functional digital clock contains the following main functions: 1) time, the time is displayed in 24-hour clock 2) school 3) Alarm Clock: Set the alarm time, you can use the LED flashes as an alarm 4) Stopwatch: start, stop 5) Other. Platform: |
Size: 1234944 |
Author:毛洋 |
Hits:
Description: 利用Verilog实现数字秒表(基本逻辑设计分频器练习)
设置复位开关。当按下复位开关时,秒表清零并做好计时准备。在任何情况下只要按下复位开关,秒表都要无条件地进行复位操作,即使是在计时过程中也要无条件地进行清零操作。
设置启/停开关。当按下启/停开关后,将启动秒表输出,当再按一下启/停开关时,将终止秒表的输出。
采用结构化设计风格描述,即先设计一个10分频电路,再用此电路构建秒表电路。(Using Verilog to realize digital stopwatch (basic logic design frequency divider practice)
Set the reset switch. When the reset switch is pressed, the stopwatch is zero and the timing is ready. In any case, as long as we press the reset switch, the stopwatch is unconditionally reset operation, even in the process of timing, we must do zero clearing operation without any conditions.
Set up / stop switch. When the start / stop switch is pressed, the stopwatch output will be started. When the start / stop switch is pressed, the stopwatch output will be terminated.
The structure design style is described, that is, first design a 10 frequency division circuit, then use this circuit to build a stopwatch circuit.) Platform: |
Size: 1024 |
Author:VoidShooter |
Hits: