Description: XIA Yu-Wen 8 RISC_CPU complete code+ TESTBENCH (has debug) modelsim project documents, including the book by the three test procedures and related data, the absolute available ~ all signals were found in compliance with the original name. Not found in the forums Testbench, and there is only one mcu code, but many and the book is not the same as he changed a lot of support under the U.S. ~````` ah ~ `I think the book is still some uncertainty unsatisfactory places, such as clk_gen.v in clk2, clk4 is of no use, assign clk1 = ~ clk reuse CLK1 of negedge clk1 to trigger module is not all good, cause the deterioration of timing, synthesis is likely to setup vio, therefore, feel that the direct use of the rising edge of clk to trigger each module is better
File list (Check if you may need any files):
RISC_CPU
........\accum.v
........\accum.v.bak
........\addr_decode.v
........\addr_decode.v.bak
........\adr.v
........\adr.v.bak
........\alu.v
........\clk_gen.v
........\clk_gen.v.bak
........\counter.v
........\counter.v.bak
........\cpu.v
........\cpu.v.bak
........\cputop.v
........\cputop.v.bak
........\datactl.v
........\datactl.v.bak
........\machine.v
........\machine.v.bak
........\machinectl.v
........\machinectl.v.bak
........\ram.v
........\ram.v.bak
........\register.v
........\register.v.bak
........\RISC_CPU.cr.mti
........\RISC_CPU.mpf
........\rom.v
........\rom.v.bak
........\test1_dat.txt
........\test1_pro.txt
........\test2_dat.txt
........\test2_pro.txt
........\test3_dat.txt
........\test3_pro.txt
........\vsim.wlf
........\work
........\....\accum
........\....\.....\verilog.asm
........\....\.....\_primary.dat
........\....\.....\_primary.dbs
........\....\.....\_primary.vhd
........\....\addr_decode
........\....\...........\verilog.asm
........\....\...........\_primary.dat
........\....\...........\_primary.dbs
........\....\...........\_primary.vhd
........\....\adr
........\....\...\verilog.asm
........\....\...\_primary.dat
........\....\...\_primary.dbs
........\....\...\_primary.vhd
........\....\alu
........\....\...\verilog.asm
........\....\...\_primary.dat
........\....\...\_primary.dbs
........\....\...\_primary.vhd
........\....\clk_gen
........\....\.......\verilog.asm
........\....\.......\_primary.dat
........\....\.......\_primary.dbs
........\....\.......\_primary.vhd
........\....\counter
........\....\.......\verilog.asm
........\....\.......\_primary.dat
........\....\.......\_primary.dbs
........\....\.......\_primary.vhd
........\....\cpu
........\....\...\verilog.asm
........\....\...\_primary.dat
........\....\...\_primary.dbs
........\....\...\_primary.vhd
........\....\cputop
........\....\......\verilog.asm
........\....\......\_primary.dat
........\....\......\_primary.dbs
........\....\......\_primary.vhd
........\....\datactl
........\....\.......\verilog.asm
........\....\.......\_primary.dat
........\....\.......\_primary.dbs
........\....\.......\_primary.vhd
........\....\machine
........\....\.......\verilog.asm
........\....\.......\_primary.dat
........\....\.......\_primary.dbs
........\....\.......\_primary.vhd
........\....\machinectl
........\....\..........\verilog.asm
........\....\..........\_primary.dat
........\....\..........\_primary.dbs
........\....\..........\_primary.vhd
........\....\ram
........\....\...\verilog.asm
........\....\...\_primary.dat
........\....\...\_primary.dbs
........\....\...\_primary.vhd
........\....\register
........\....\........\verilog.asm